dw8^@(7^)tronsmart,orion-r68-metarockchip,rk3368 +7Rockchip Orion R68aliases=/ethernet@ff290000G/i2c@ff650000L/i2c@ff660000Q/i2c@ff140000V/i2c@ff150000[/i2c@ff160000`/i2c@ff170000e/serial@ff180000m/serial@ff190000u/serial@ff690000}/serial@ff1b0000/serial@ff1c0000/spi@ff110000/spi@ff120000/spi@ff130000cpus+cpu-mapcluster0core0core1core2core3cluster1core0core1core2core3 cpu@0cpuarm,cortex-a53arm,armv8pscicpu@1cpuarm,cortex-a53arm,armv8pscicpu@2cpuarm,cortex-a53arm,armv8pscicpu@3cpuarm,cortex-a53arm,armv8psci cpu@100cpuarm,cortex-a53arm,armv8pscicpu@101cpuarm,cortex-a53arm,armv8pscicpu@102cpuarm,cortex-a53arm,armv8pscicpu@103cpuarm,cortex-a53arm,armv8psciamba simple-bus+dma-controller@ff250000arm,pl330arm,primecell%@  apb_pclkdma-controller@ff600000arm,pl330arm,primecell`@  apb_pclk9arm-pmuarm,armv8-pmuv3`pqrstuvw   psci arm,psci-0.2smctimerarm,armv8-timer0   oscillator fixed-clock3n6Cxin24mVdwmmc@ff0c00000rockchip,rk3368-dw-mshcrockchip,rk3288-dw-mshc @c   D r vbiuciuciu-driveciu-sampleq | resetokay3default dwmmc@ff0d00000rockchip,rk3368-dw-mshcrockchip,rk3288-dw-mshc @cр   E s wbiuciuciu-driveciu-sampleq !| reset disableddwmmc@ff0f00000rockchip,rk3368-dw-mshcrockchip,rk3288-dw-mshc@cр   G u ybiuciuciu-driveciu-sampleq #| resetokay+:default saradc@ff100000rockchip,saradc $H I [saradcapb_pclk| W saradc-apbokayZspi@ff110000(rockchip,rk3368-spirockchip,rk3066-spi A Rspiclkapb_pclk ,default+ disabledspi@ff120000(rockchip,rk3368-spirockchip,rk3066-spi B Sspiclkapb_pclk -default+ disabledspi@ff130000(rockchip,rk3368-spirockchip,rk3066-spi C Tspiclkapb_pclk )default !+ disabledi2c@ff140000(rockchip,rk3368-i2crockchip,rk3288-i2c >+i2c Ndefault" disabledi2c@ff150000(rockchip,rk3368-i2crockchip,rk3288-i2c ?+i2c Odefault# disabledi2c@ff160000(rockchip,rk3368-i2crockchip,rk3288-i2c @+i2c Pdefault$ disabledi2c@ff170000(rockchip,rk3368-i2crockchip,rk3288-i2c A+i2c Qdefault% disabledserial@ff180000&rockchip,rk3368-uartsnps,dw-apb-uart3n6 M Ubaudclkapb_pclk 7fp disabledserial@ff190000&rockchip,rk3368-uartsnps,dw-apb-uart3n6 N Vbaudclkapb_pclk 8fp disabledserial@ff1b0000&rockchip,rk3368-uartsnps,dw-apb-uart3n6 P Xbaudclkapb_pclk :fp disabledserial@ff1c0000&rockchip,rk3368-uartsnps,dw-apb-uart3n6 Q Ybaudclkapb_pclk ;fpokaydefault&thermal-zonescpu}d'tripscpu_alert0$passive(cpu_alert18passive)cpu_crits criticalcooling-mapsmap0( map1) gpu}d'tripsgpu_alert08passive*gpu_crit8 criticalcooling-mapsmap0* tsadc@ff280000rockchip,rk3368-tsadc( % H Ztsadcapb_pclk|  tsadc-apbinitdefaultsleep+,+s disabled'ethernet@ff290000rockchip,rk3368-gmac) macirq--8  f g c ]Mstmmacethmac_clk_rxmac_clk_txclk_mac_refclk_mac_refoutaclk_macpclk_macok: J.ainputn/yrgmiidefault0 1  'B@0usb@ff500000 generic-ehciP  usbhostokayusb@ff5800002rockchip,rk3368-usbrockchip,rk3066-usbsnps,dwc2X  otgotg@@ okayi2c@ff650000(rockchip,rk3368-i2crockchip,rk3288-i2ce Li2c <default2+okaysyr827@40silergy,syr827@$vdd_cpu3,O 4g`@3hym8563@51haoyu,hym8563QV3Cxin32ki2c@ff660000(rockchip,rk3368-i2crockchip,rk3288-i2cf =+i2c Mdefault4 disabledpwm@ff680000(rockchip,rk3368-pwmrockchip,rk3288-pwmhdefault5 _pwm disabledpwm@ff680010(rockchip,rk3368-pwmrockchip,rk3288-pwmhdefault6 _pwm disabledpwm@ff680020(rockchip,rk3368-pwmrockchip,rk3288-pwmh  _pwm disabledpwm@ff680030(rockchip,rk3368-pwmrockchip,rk3288-pwmh0default7 _pwm disabledserial@ff690000&rockchip,rk3368-uartsnps,dw-apb-uarti O Wbaudclkapb_pclk 9default8fpokaymbox@ff6b0000rockchip,rk3368-mailboxk0 E pclk_mailbox disabledsyscon@ff738000)rockchip,rk3368-pmugrfsysconsimple-mfds<io-domains&rockchip,rk3368-pmu-io-voltage-domain disabledreboot-modesyscon-reboot-modeRBRBRB  RBclock-controller@ff760000rockchip,rk3368-cruv--V syscon@ff770000&rockchip,rk3368-grfsysconsimple-mfdw-io-domains"rockchip,rk3368-io-voltage-domain disabledwatchdog@ff800000 rockchip,rk3368-wdtsnps,dw-wdt p Ookaytimer@ff810000,rockchip,rk3368-timerrockchip,rk3288-timer  Bspdif@ff880000rockchip,rk3368-spdif 6 S  mclkhclk&9+txdefault: disabledi2s-2ch@ff890000(rockchip,rk3368-i2srockchip,rk3066-i2s (i2s_clki2s_hclk T &99+txrx disabledi2s-8ch@ff898000(rockchip,rk3368-i2srockchip,rk3066-i2s 5i2s_clki2s_hclk R &99+txrxdefault; disablediommu@ff900800rockchip,iommu iep_mmu  aclkiface5 disablediommu@ff914000rockchip,iommu @P isp_mmu  aclkiface5B disablediommu@ff930300rockchip,iommu vop_mmu  aclkiface5 disablediommu@ff9a0440rockchip,iommu @@@  hevc_mmu  aclkiface5 disablediommu@ff9a0800rockchip,iommu  vepu_mmuvdpu_mmu  aclkiface5 disabledefuse@ffb00000rockchip,rk3368-efuse + q pclk_efusecpu-leakage@17temp-adjust@1finterrupt-controller@ffb71000 arm,gic-400]r@ @ `   pinctrlrockchip,rk3368-pinctrl--<+gpio0@ff750000rockchip,gpio-banku @ Q]rFgpio1@ff780000rockchip,gpio-bankx A R]rgpio2@ff790000rockchip,gpio-banky B S]rDgpio3@ff7a0000rockchip,gpio-bankz C T]r1pcfg-pull-up?pcfg-pull-downBpcfg-pull-none@pcfg-pull-none-12ma Aemmcemmc-clk=emmc-cmd>emmc-pwr?emmc-bus1?emmc-bus4@????emmc-bus8>>>>>>>>emmc-reset@Cgmacrgmii-pins@@@A A AAA A@@@@@@0rmii-pins@@@A A A@@@@i2c0i2c0-xfer @@2i2c1i2c1-xfer @@4i2c2i2c2-xfer  @@"i2c3i2c3-xfer @@#i2c4i2c4-xfer @@$i2c5i2c5-xfer @@%i2si2s-8ch-bus @ @@@@@@@@;pwm0pwm0-pin@5pwm1pwm1-pin@6pwm3pwm3-pin@7sdio0sdio0-bus1?sdio0-bus4@????sdio0-cmd?sdio0-clk@sdio0-cd?sdio0-wp?sdio0-pwr?sdio0-bkpwr?sdio0-int?sdmmcsdmmc-clk = sdmmc-cmd > sdmmc-cd > sdmmc-bus1>sdmmc-bus4@>>>>spdifspdif-tx@:spi0spi0-clk?spi0-cs0?spi0-cs1?spi0-tx?spi0-rx?spi1spi1-clk?spi1-cs0?spi1-cs1?spi1-rx?spi1-tx?spi2spi2-clk ?spi2-cs0 ?!spi2-rx ? spi2-tx ?tsadcotp-gpio@+otp-out@,uart0uart0-xfer ?@uart0-cts@uart0-rts@uart1uart1-xfer ?@uart1-cts@uart1-rts@uart2uart2-xfer ?@8uart3uart3-xfer ?@uart3-cts@uart3-rts@uart4uart4-xfer ?@&uart4-cts@uart4-rts@pcfg-pull-none-drv-8ma=pcfg-pull-up-drv-8ma>keyspwr-keyBEledsstby-pwren @Hled-ctl@Gusbhost-vbus-drv@Ichosenserial2:115200n8memorymemoryemmc-pwrseqmmc-pwrseq-emmcCdefault Dexternal-gmac-clock fixed-clockV3sY@ Cext_gmac.gpio-keys gpio-keysdefaultEpower  F GPIO Powertgpio-leds gpio-ledsred 1orion:red:leddefaultG)onblue F orion:blue:leddefaultH)offvcc18-regulatorregulator-fixed$vcc_18Ow@gw@3vcc-host-regulatorregulator-fixed FdefaultI $vcc_host3vcc-io-regulatorregulator-fixed$vcc_ioO2Zg2Z3Jvcc-lan-regulatorregulator-fixed$vcc_lanO2Zg2ZJ/vcc-sd-regulatorregulator-fixed$vcc_sd 1 Ow@g2ZJvcc-sys-regulatorregulator-fixed$vcc_sysOLK@gLK@3vcc-io-sd-regulatorregulator-fixed $vccio_sdOw@g2ZJvccio-wl-regulatorregulator-fixed $vccio_wlO2Zg2ZJvdd-10-regulatorregulator-fixed$vdd_10OB@gB@3 compatibleinterrupt-parent#address-cells#size-cellsmodelethernet0i2c0i2c1i2c2i2c3i2c4i2c5serial0serial1serial2serial3serial4spi0spi1spi2cpudevice_typeregenable-method#cooling-cellsphandlerangesinterrupts#dma-cellsarm,pl330-broken-no-flushpclocksclock-namesinterrupt-affinityclock-frequencyclock-output-names#clock-cellsmax-frequencyfifo-depthresetsreset-namesstatusbus-widthcap-sd-highspeedcard-detect-delaypinctrl-namespinctrl-0vmmc-supplyvqmmc-supplycap-mmc-highspeeddisable-wpmmc-pwrseqmmc-hs200-1_2vmmc-hs200-1_8vnon-removable#io-channel-cellsvref-supplyreg-shiftreg-io-widthpolling-delay-passivepolling-delaythermal-sensorstemperaturehysteresistripcooling-devicepinctrl-1pinctrl-2#thermal-sensor-cellsrockchip,hw-tshut-tempinterrupt-namesrockchip,grfassigned-clocksassigned-clock-parentsclock_in_outphy-supplyphy-modesnps,reset-gpiosnps,reset-active-lowsnps,reset-delays-ustx_delayrx_delaydr_modeg-np-tx-fifo-sizeg-rx-fifo-sizeg-tx-fifo-sizefcs,suspend-voltage-selectorregulator-nameregulator-enable-ramp-delayregulator-min-microvoltregulator-max-microvoltregulator-ramp-delayregulator-always-onregulator-boot-onvin-supply#pwm-cells#mbox-cellsoffsetmode-normalmode-recoverymode-bootloadermode-loader#reset-cellsdmasdma-names#iommu-cellsrockchip,disable-mmu-resetinterrupt-controller#interrupt-cellsrockchip,pmugpio-controller#gpio-cellsbias-pull-upbias-pull-downbias-disabledrive-strengthrockchip,pinsstdout-pathreset-gpioswakeup-sourcelabellinux,codedefault-state