#8( wtFcompulab,omap3-sbc-t3730compulab,omap3-cm-t3730ti,omap36xxti,omap3 +!7CompuLab SBC-T3730 with CM-T3730chosenaliases=/ocp@68000000/i2c@48070000B/ocp@68000000/i2c@48072000G/ocp@68000000/i2c@48060000L/ocp@68000000/mmc@4809c000Q/ocp@68000000/mmc@480b4000V/ocp@68000000/mmc@480ad000[/ocp@68000000/serial@4806a000c/ocp@68000000/serial@4806c000k/ocp@68000000/serial@49020000s/ocp@68000000/serial@49042000{/dvi-connector/svideo-connectorcpus+cpu@0arm,cortex-a8cpucpus 'O 57pmu@54000000arm,cortex-a8-pmuTdebugsssocti,omap-inframpu ti,omap3-mpumpuiva ti,iva2.2ivadsp ti,omap3-c64ocp@68000000ti,omap3-l3-smxsimple-bush +l3_mainl4@48000000ti,omap3-l4-coresimple-bus+ Hscm@2000ti,omap3-scmsimple-bus + pinmux@30 ti,omap3-padconfpinctrl-single08+,Jgdefaultupinmux_uart3_pinsnppinmux_mmc1_pins0pinmux_green_led_pinspinmux_dss_dpi_pins_common pinmux_dss_dpi_pins_cm_t35x0pinmux_ads7846_pinspinmux_mcspi1_pins pinmux_i2c1_pinspinmux_mcbsp2_pins  pinmux_smsc1_pinsjpinmux_hsusb0_pins`rtvxz|~pinmux_twl4030_pinsApinmux_mmc2_pins0(*,.02pinmux_wl12xx_gpio4pinmux_smsc2_pinspinmux_tfp410_pinspinmux_i2c3_pinspinmux_sb_t35_audio_amp!pinmux_sb_t35_usb_hub_pinsscm_conf@270sysconsimple-busp0+ p0pbias_regulator@2b0ti,pbias-omap3ti,pbias-omappbias_mmc_omap2430pbias_mmc_omap2430w@-clocks+mcbsp5_mux_fck@68ti,composite-mux-clockh mcbsp5_fckti,composite-clock mcbsp1_mux_fck@4ti,composite-mux-clock mcbsp1_fckti,composite-clock mcbsp2_mux_fck@4ti,composite-mux-clock mcbsp2_fckti,composite-clock mcbsp3_mux_fck@68ti,composite-mux-clock hmcbsp3_fckti,composite-clockmcbsp4_mux_fck@68ti,composite-mux-clock hmcbsp4_fckti,composite-clockclockdomainspinmux@a00 ti,omap3-padconfpinctrl-single \+,Jpinmux_twl4030_vpins pinmux_dss_dpi_pins_cm_t37300  aes@480c5000 ti,omap3-aesaesH PPABtxrxprm@48306000 ti,omap3-prmH0`@ clocks+virt_16_8m_ck fixed-clock Yosc_sys_ck@d40 ti,mux-clock @sys_ck@1270ti,divider-clockp%sys_clkout1@d70ti,gate-clock pdpll3_x2_ckfixed-factor-clock<Gdpll3_m2x2_ckfixed-factor-clock<Gdpll4_x2_ckfixed-factor-clock<Gcorex2_fckfixed-factor-clock<G wkup_l4_ickfixed-factor-clock<GOcorex2_d3_fckfixed-factor-clock <Gcorex2_d5_fckfixed-factor-clock <Gclockdomainscm@48004000 ti,omap3-cmH@@clocks+dummy_apb_pclk fixed-clock omap_32k_fck fixed-clock Avirt_12m_ck fixed-clock virt_13m_ck fixed-clock ]@virt_19200000_ck fixed-clock $virt_26000000_ck fixed-clock virt_38_4m_ck fixed-clock Idpll4_ck@d00ti,omap3-dpll-per-j-type-clock D 0dpll4_m2_ck@d48ti,divider-clock? H%!dpll4_m2x2_mul_ckfixed-factor-clock!<G"dpll4_m2x2_ck@d00ti,hsdiv-gate-clock" Q#omap_96m_alwon_fckfixed-factor-clock#<G*dpll3_ck@d00ti,omap3-dpll-core-clock @ 0dpll3_m3_ck@1140ti,divider-clock@%$dpll3_m3x2_mul_ckfixed-factor-clock$<G%dpll3_m3x2_ck@d00ti,hsdiv-gate-clock%  Q&emu_core_alwon_ckfixed-factor-clock&<Gcsys_altclk fixed-clock /mcbsp_clks fixed-clock dpll3_m2_ck@d40ti,divider-clock @%core_ckfixed-factor-clock<G'dpll1_fck@940ti,divider-clock' @%(dpll1_ck@904ti,omap3-dpll-clock(  $ @ 4dpll1_x2_ckfixed-factor-clock<G)dpll1_x2m2_ck@944ti,divider-clock) D%=cm_96m_fckfixed-factor-clock*<G+omap_96m_fck@d40 ti,mux-clock+ @Fdpll4_m3_ck@e40ti,divider-clock @%,dpll4_m3x2_mul_ckfixed-factor-clock,<G-dpll4_m3x2_ck@d00ti,hsdiv-gate-clock- Q.omap_54m_fck@d40 ti,mux-clock./ @9cm_96m_d2_fckfixed-factor-clock+<G0omap_48m_fck@d40 ti,mux-clock0/ @1omap_12m_fckfixed-factor-clock1<GHdpll4_m4_ck@e40ti,divider-clock @%2dpll4_m4x2_mul_ckti,fixed-factor-clock2gu3dpll4_m4x2_ck@d00ti,gate-clock3 Qdpll4_m5_ck@f40ti,divider-clock?@%4dpll4_m5x2_mul_ckti,fixed-factor-clock4gu5dpll4_m5x2_ck@d00ti,hsdiv-gate-clock5 Qkdpll4_m6_ck@1140ti,divider-clock?@%6dpll4_m6x2_mul_ckfixed-factor-clock6<G7dpll4_m6x2_ck@d00ti,hsdiv-gate-clock7 Q8emu_per_alwon_ckfixed-factor-clock8<Gdclkout2_src_gate_ck@d70 ti,composite-no-wait-gate-clock' p:clkout2_src_mux_ck@d70ti,composite-mux-clock'+9 p;clkout2_src_ckti,composite-clock:;<sys_clkout2@d70ti,divider-clock<@ pmpu_ckfixed-factor-clock=<G>arm_fck@924ti,divider-clock> $emu_mpu_alwon_ckfixed-factor-clock><Gel3_ick@a40ti,divider-clock' @%?l4_ick@a40ti,divider-clock? @%@rm_ick@c40ti,divider-clock@ @%gpt10_gate_fck@a00ti,composite-gate-clock  Bgpt10_mux_fck@a40ti,composite-mux-clockA @Cgpt10_fckti,composite-clockBCgpt11_gate_fck@a00ti,composite-gate-clock  Dgpt11_mux_fck@a40ti,composite-mux-clockA @Egpt11_fckti,composite-clockDEcore_96m_fckfixed-factor-clockF<Gmmchs2_fck@a00ti,wait-gate-clock mmchs1_fck@a00ti,wait-gate-clock i2c3_fck@a00ti,wait-gate-clock i2c2_fck@a00ti,wait-gate-clock i2c1_fck@a00ti,wait-gate-clock mcbsp5_gate_fck@a00ti,composite-gate-clock  mcbsp1_gate_fck@a00ti,composite-gate-clock   core_48m_fckfixed-factor-clock1<GGmcspi4_fck@a00ti,wait-gate-clockG mcspi3_fck@a00ti,wait-gate-clockG mcspi2_fck@a00ti,wait-gate-clockG mcspi1_fck@a00ti,wait-gate-clockG uart2_fck@a00ti,wait-gate-clockG uart1_fck@a00ti,wait-gate-clockG  core_12m_fckfixed-factor-clockH<GIhdq_fck@a00ti,wait-gate-clockI core_l3_ickfixed-factor-clock?<GJsdrc_ick@a10ti,wait-gate-clockJ gpmc_fckfixed-factor-clockJ<Gcore_l4_ickfixed-factor-clock@<GKmmchs2_ick@a10ti,omap3-interface-clockK mmchs1_ick@a10ti,omap3-interface-clockK hdq_ick@a10ti,omap3-interface-clockK mcspi4_ick@a10ti,omap3-interface-clockK mcspi3_ick@a10ti,omap3-interface-clockK mcspi2_ick@a10ti,omap3-interface-clockK mcspi1_ick@a10ti,omap3-interface-clockK i2c3_ick@a10ti,omap3-interface-clockK i2c2_ick@a10ti,omap3-interface-clockK i2c1_ick@a10ti,omap3-interface-clockK uart2_ick@a10ti,omap3-interface-clockK uart1_ick@a10ti,omap3-interface-clockK  gpt11_ick@a10ti,omap3-interface-clockK  gpt10_ick@a10ti,omap3-interface-clockK  mcbsp5_ick@a10ti,omap3-interface-clockK  mcbsp1_ick@a10ti,omap3-interface-clockK  omapctrl_ick@a10ti,omap3-interface-clockK dss_tv_fck@e00ti,gate-clock9dss_96m_fck@e00ti,gate-clockFdss2_alwon_fck@e00ti,gate-clockdummy_ck fixed-clock gpt1_gate_fck@c00ti,composite-gate-clock Lgpt1_mux_fck@c40ti,composite-mux-clockA @Mgpt1_fckti,composite-clockLMaes2_ick@a10ti,omap3-interface-clockK wkup_32k_fckfixed-factor-clockA<GNgpio1_dbck@c00ti,gate-clockN sha12_ick@a10ti,omap3-interface-clockK wdt2_fck@c00ti,wait-gate-clockN wdt2_ick@c10ti,omap3-interface-clockO wdt1_ick@c10ti,omap3-interface-clockO gpio1_ick@c10ti,omap3-interface-clockO omap_32ksync_ick@c10ti,omap3-interface-clockO gpt12_ick@c10ti,omap3-interface-clockO gpt1_ick@c10ti,omap3-interface-clockO per_96m_fckfixed-factor-clock*<G per_48m_fckfixed-factor-clock1<GPuart3_fck@1000ti,wait-gate-clockP gpt2_gate_fck@1000ti,composite-gate-clockQgpt2_mux_fck@1040ti,composite-mux-clockA@Rgpt2_fckti,composite-clockQRgpt3_gate_fck@1000ti,composite-gate-clockSgpt3_mux_fck@1040ti,composite-mux-clockA@Tgpt3_fckti,composite-clockSTgpt4_gate_fck@1000ti,composite-gate-clockUgpt4_mux_fck@1040ti,composite-mux-clockA@Vgpt4_fckti,composite-clockUVgpt5_gate_fck@1000ti,composite-gate-clockWgpt5_mux_fck@1040ti,composite-mux-clockA@Xgpt5_fckti,composite-clockWXgpt6_gate_fck@1000ti,composite-gate-clockYgpt6_mux_fck@1040ti,composite-mux-clockA@Zgpt6_fckti,composite-clockYZgpt7_gate_fck@1000ti,composite-gate-clock[gpt7_mux_fck@1040ti,composite-mux-clockA@\gpt7_fckti,composite-clock[\gpt8_gate_fck@1000ti,composite-gate-clock ]gpt8_mux_fck@1040ti,composite-mux-clockA@^gpt8_fckti,composite-clock]^gpt9_gate_fck@1000ti,composite-gate-clock _gpt9_mux_fck@1040ti,composite-mux-clockA@`gpt9_fckti,composite-clock_`per_32k_alwon_fckfixed-factor-clockA<Gagpio6_dbck@1000ti,gate-clockagpio5_dbck@1000ti,gate-clockagpio4_dbck@1000ti,gate-clockagpio3_dbck@1000ti,gate-clockagpio2_dbck@1000ti,gate-clocka wdt3_fck@1000ti,wait-gate-clocka per_l4_ickfixed-factor-clock@<Gbgpio6_ick@1010ti,omap3-interface-clockbgpio5_ick@1010ti,omap3-interface-clockbgpio4_ick@1010ti,omap3-interface-clockbgpio3_ick@1010ti,omap3-interface-clockbgpio2_ick@1010ti,omap3-interface-clockb wdt3_ick@1010ti,omap3-interface-clockb uart3_ick@1010ti,omap3-interface-clockb uart4_ick@1010ti,omap3-interface-clockbgpt9_ick@1010ti,omap3-interface-clockb gpt8_ick@1010ti,omap3-interface-clockb gpt7_ick@1010ti,omap3-interface-clockbgpt6_ick@1010ti,omap3-interface-clockbgpt5_ick@1010ti,omap3-interface-clockbgpt4_ick@1010ti,omap3-interface-clockbgpt3_ick@1010ti,omap3-interface-clockbgpt2_ick@1010ti,omap3-interface-clockbmcbsp2_ick@1010ti,omap3-interface-clockbmcbsp3_ick@1010ti,omap3-interface-clockbmcbsp4_ick@1010ti,omap3-interface-clockbmcbsp2_gate_fck@1000ti,composite-gate-clock mcbsp3_gate_fck@1000ti,composite-gate-clockmcbsp4_gate_fck@1000ti,composite-gate-clockemu_src_mux_ck@1140 ti,mux-clockcde@femu_src_ckti,clkdm-gate-clockfgpclk_fck@1140ti,divider-clockg@%pclkx2_fck@1140ti,divider-clockg@%atclk_fck@1140ti,divider-clockg@%traceclk_src_fck@1140 ti,mux-clockcde@htraceclk_fck@1140ti,divider-clockh @%secure_32k_fck fixed-clock igpt12_fckfixed-factor-clocki<Gwdt1_fckfixed-factor-clocki<Gsecurity_l4_ick2fixed-factor-clock@<Gjaes1_ick@a14ti,omap3-interface-clockj rng_ick@a14ti,omap3-interface-clockj sha11_ick@a14ti,omap3-interface-clockj des1_ick@a14ti,omap3-interface-clockj cam_mclk@f00ti,gate-clockkcam_ick@f10!ti,omap3-no-wait-interface-clock@csi2_96m_fck@f00ti,gate-clocksecurity_l3_ickfixed-factor-clock?<Glpka_ick@a14ti,omap3-interface-clockl icr_ick@a10ti,omap3-interface-clockK des2_ick@a10ti,omap3-interface-clockK mspro_ick@a10ti,omap3-interface-clockK mailboxes_ick@a10ti,omap3-interface-clockK ssi_l4_ickfixed-factor-clock@<Gssr1_fck@c00ti,wait-gate-clock sr2_fck@c00ti,wait-gate-clock sr_l4_ickfixed-factor-clock@<Gdpll2_fck@40ti,divider-clock'@%mdpll2_ck@4ti,omap3-dpll-clockm$@4ndpll2_m2_ck@44ti,divider-clocknD%oiva2_ck@0ti,wait-gate-clockomodem_fck@a00ti,omap3-interface-clock sad2d_ick@a10ti,omap3-interface-clock? mad2d_ick@a18ti,omap3-interface-clock? mspro_fck@a00ti,wait-gate-clock ssi_ssr_gate_fck_3430es2@a00 ti,composite-no-wait-gate-clock  pssi_ssr_div_fck_3430es2@a40ti,composite-divider-clock  @$qssi_ssr_fck_3430es2ti,composite-clockpqrssi_sst_fck_3430es2fixed-factor-clockr<Ghsotgusb_ick_3430es2@a10"ti,omap3-hsotgusb-interface-clockJ ssi_ick_3430es2@a10ti,omap3-ssi-interface-clocks usim_gate_fck@c00ti,composite-gate-clockF  ~sys_d2_ckfixed-factor-clock<Guomap_96m_d2_fckfixed-factor-clockF<Gvomap_96m_d4_fckfixed-factor-clockF<Gwomap_96m_d8_fckfixed-factor-clockF<Gxomap_96m_d10_fckfixed-factor-clockF<G ydpll5_m2_d4_ckfixed-factor-clockt<Gzdpll5_m2_d8_ckfixed-factor-clockt<G{dpll5_m2_d16_ckfixed-factor-clockt<G|dpll5_m2_d20_ckfixed-factor-clockt<G}usim_mux_fck@c40ti,composite-mux-clock(uvwxyz{|} @%usim_fckti,composite-clock~usim_ick@c10ti,omap3-interface-clockO  dpll5_ck@d04ti,omap3-dpll-clock  $ L 4dpll5_m2_ck@d50ti,divider-clock P%tsgx_gate_fck@b00ti,composite-gate-clock' core_d3_ckfixed-factor-clock'<Gcore_d4_ckfixed-factor-clock'<Gcore_d6_ckfixed-factor-clock'<Gomap_192m_alwon_fckfixed-factor-clock#<Gcore_d2_ckfixed-factor-clock'<Gsgx_mux_fck@b40ti,composite-mux-clock + @sgx_fckti,composite-clocksgx_ick@b10ti,wait-gate-clock? cpefuse_fck@a08ti,gate-clock ts_fck@a08ti,gate-clockA usbtll_fck@a08ti,wait-gate-clockt usbtll_ick@a18ti,omap3-interface-clockK mmchs3_ick@a10ti,omap3-interface-clockK mmchs3_fck@a00ti,wait-gate-clock dss1_alwon_fck_3430es2@e00ti,dss-gate-clockdss_ick_3430es2@e10ti,omap3-dss-interface-clock@usbhost_120m_fck@1400ti,gate-clocktusbhost_48m_fck@1400ti,dss-gate-clock1usbhost_ick@1410ti,omap3-dss-interface-clock@uart4_fck@1000ti,wait-gate-clockPclockdomainscore_l3_clkdmti,clockdomaindpll3_clkdmti,clockdomaindpll1_clkdmti,clockdomainper_clkdmti,clockdomainlemu_clkdmti,clockdomaingdpll4_clkdmti,clockdomainwkup_clkdmti,clockdomain$dss_clkdmti,clockdomaincore_l4_clkdmti,clockdomaincam_clkdmti,clockdomainiva2_clkdmti,clockdomaindpll2_clkdmti,clockdomainnd2d_clkdmti,clockdomain dpll5_clkdmti,clockdomainsgx_clkdmti,clockdomainusbhost_clkdmti,clockdomain counter@48320000ti,omap-counter32kH2  counter_32kinterrupt-controller@48200000ti,omap3-intcH dma-controller@48056000"ti,omap3630-sdmati,omap3430-sdmaH`  `dmagpio@48310000ti,omap3-gpioH1gpio1 ,gpio@49050000ti,omap3-gpioIgpio2,gpio@49052000ti,omap3-gpioI gpio3,gpio@49054000ti,omap3-gpioI@ gpio4,gpio@49056000ti,omap3-gpioI`!gpio5,gpio@49058000ti,omap3-gpioI"gpio6,serial@4806a000ti,omap3-uartH 8H12txrxuart1 lserial@4806c000ti,omap3-uartH8I34txrxuart2 lserial@49020000ti,omap3-uartI8J56txrxuart3 lgdefaultui2c@48070000 ti,omap3-i2cH8txrx+i2c1gdefaultu at24@50 atmel,24c02LPtwl@48H  ti,twl4030gdefaultuaudioti,twl4030-audiocodecrtcti,twl4030-rtc bciti,twl4030-bci Uc ovacwatchdogti,twl4030-wdtregulator-vaux1ti,twl4030-vaux1regulator-vaux2ti,twl4030-vaux2regulator-vaux3ti,twl4030-vaux3regulator-vaux4ti,twl4030-vaux4regulator-vdd1ti,twl4030-vdd1 ' regulator-vdacti,twl4030-vdacw@w@ regulator-vioti,twl4030-vioregulator-vintana1ti,twl4030-vintana1regulator-vintana2ti,twl4030-vintana2regulator-vintdigti,twl4030-vintdigregulator-vmmc1ti,twl4030-vmmc1:0regulator-vmmc2ti,twl4030-vmmc2:0regulator-vusb1v5ti,twl4030-vusb1v5regulator-vusb1v8ti,twl4030-vusb1v8regulator-vusb3v1ti,twl4030-vusb3v1regulator-vpll1ti,twl4030-vpll1regulator-vpll2ti,twl4030-vpll2w@w@regulator-vsimti,twl4030-vsimw@-gpioti,twl4030-gpio,twl4030-usbti,twl4030-usb  pwmti,twl4030-pwmpwmledti,twl4030-pwmledpwrbuttonti,twl4030-pwrbuttonkeypadti,twl4030-keypad$0iglj. madcti,twl4030-madci2c@48072000 ti,omap3-i2cH 9txrx+i2c2i2c@48060000 ti,omap3-i2cH=txrx+i2c3 gdefaultuat24@50 atmel,24c02LPmailbox@48094000ti,omap3-mailboxmailboxH @".@dsp R ]spi@48098000ti,omap2-mcspiH A+mcspi1h@#$%&'()* tx0rx0tx1rx1tx2rx2tx3rx3gdefaultuads7846@0gdefaultu ti,ads7846v`   spi@4809a000ti,omap2-mcspiH B+mcspi2h +,-.tx0rx0tx1rx1spi@480b8000ti,omap2-mcspiH [+mcspi3h tx0rx0tx1rx1spi@480ba000ti,omap2-mcspiH 0+mcspi4hFGtx0rx01w@480b2000 ti,omap3-1wH :hdq1wmmc@4809c000ti,omap3-hsmmcH Smmc1"=>txrx/gdefaultu<Fmmc@480b4000ti,omap3-hsmmcH @Vmmc2/0txrxgdefaultuFR_<m+wlcore@2 ti,wl1271 Immc@480ad000ti,omap3-hsmmcH ^mmc3MNtxrx disabledmmu@480bd400ti,omap2-iommuH mmu_ispmmu@5d000000ti,omap2-iommu]mmu_iva disabledwdt@48314000 ti,omap3-wdtH1@ wd_timer2mcbsp@48074000ti,omap3-mcbspH@mpu ;< commontxrxmcbsp1 txrxfck disabledmcbsp@49022000ti,omap3-mcbspI I mpusidetone>?commontxrxsidetonemcbsp2mcbsp2_sidetone!"txrxfckickokgdefaultumcbsp@49024000ti,omap3-mcbspI@I mpusidetoneYZcommontxrxsidetonemcbsp3mcbsp3_sidetonetxrxfckick disabledmcbsp@49026000ti,omap3-mcbspI`mpu 67 commontxrxmcbsp4txrxfck disabledmcbsp@48096000ti,omap3-mcbspH `mpu QR commontxrxmcbsp5txrxfck disabledsham@480c3000ti,omap3-shamshamH 0d1Erxtimer@48318000ti,omap3430-timerH1%timer1timer@49032000ti,omap3430-timerI &timer2timer@49034000ti,omap3430-timerI@'timer3timer@49036000ti,omap3430-timerI`(timer4timer@49038000ti,omap3430-timerI)timer5timer@4903a000ti,omap3430-timerI*timer6timer@4903c000ti,omap3430-timerI+timer7timer@4903e000ti,omap3430-timerI,timer8timer@49040000ti,omap3430-timerI-timer9timer@48086000ti,omap3430-timerH`.timer10timer@48088000ti,omap3430-timerH/timer11timer@48304000ti,omap3430-timerH0@_timer12usbhstll@48062000 ti,usbhs-tllH N usb_tll_hsusbhshost@48064000ti,usbhs-hostH@ usb_host_hs+ +ehci-phy 6ehci-phyohci@48064400ti,ohci-omap3HDLAehci@48064800 ti,ehci-omapHHMYgpmc@6e000000ti,omap3430-gpmcgpmcnrxtx^j+,0,-nand@0,0ti,omap2-nand  |swxxxx"Z1?ZNhHw<xxZ+partition@0xloaderpartition@80000ubootpartition@260000uboot environment&partition@2a0000linux*@partition@6a0000rootfsjethernet@gpmcsmsc,lan9221smsc,lan9115(1-?-"hxN"KwK9Qhxgdefaultu  ethernet@4,0smsc,lan9221smsc,lan9115gdefaultu  (1-?-"hxN"KwK9Qhxusb_otg_hs@480ab000ti,omap3-musbH \]mcdma usb_otg_hs gdefaultu Y  usb2-phy2dss@48050000 ti,omap3-dssHok dss_corefck+gdefaultu  dispc@48050400ti,omap3-dispcH dss_dispcfckencoder@4804fc00 ti,omap3-dsiHH@H protophypll disabled dss_dsi1 fcksys_clkencoder@48050800ti,omap3-rfbiH disabled dss_rfbifckickencoder@48050c00ti,omap3-vencH ok dss_vencfcktv_dac_clk portendpoint  portendpoint ssi-controller@48058000 ti,omap3-ssissiokHHsysgddGgdd_mpu+ r ssi_ssr_fckssi_sst_fckssi_ickssi-port@4805a000ti,omap3-ssi-portHHtxrxCDssi-port@4805b000ti,omap3-ssi-portHHtxrxEFserial@49042000ti,omap3-uartI PQRtxrxuart4 lregulator-abb-mpu ti,abb-v1 abb_mpu_iva+H0rH0hbase-addressint-address  8 I` YsO7pinmux@480025a0 ti,omap3-padconfpinctrl-singleH%\+,Jisp@480bc000 ti,omap3-ispH H  e lports+bandgap@48002524H%$ti,omap36xx-bandgap xtarget-module@480cb000ti,sysc-omap3630-srti,syscsmartreflex_coreH 8sysc  fck+ H smartreflex@0ti,omap3-smartreflex-coretarget-module@480c9000ti,sysc-omap3630-srti,syscsmartreflex_mpu_ivaH 8sysc  fck+ H smartreflex@480c9000ti,omap3-smartreflex-mpu-ivathermal-zonescpu_thermal   N  memory@80000000memoryleds gpio-ledsgdefaultuledb cm-t3x:green  heartbeathsusb1_power_regregulator-fixed hsusb1_vbus2Z2Z phsusb2_power_regregulator-fixed hsusb2_vbus2Z2Z phsusb1_phyusb-nop-xceivv hsusb2_phyusb-nop-xceivv ads7846-regregulator-fixed ads7846-reg2Z2Zsvideo-connectorsvideo-connectortvportendpoint soundti,omap-twl4030 #cm-t35 ,regulator-vddvarioregulator-fixed vddvario 5regulator-vdd33aregulator-fixedvdd33a 5wl12xx_vmmc2regulator-fixedvw1271gdefaultuw@w@   N  Iwl12xx_vaux2regulator-fixedvwl1271_vaux2w@w@ \encoder ti,tfp410 ggdefaultuports+port@0endpointport@1endpoint dvi-connectordvi-connectordviportendpoint audio_ampregulator-fixed audio_ampgdefaultu!  5 compatibleinterrupt-parent#address-cells#size-cellsmodeli2c0i2c1i2c2mmc0mmc1mmc2serial0serial1serial2serial3display0display1device_typeregclocksclock-namesclock-latencyoperating-pointscpu0-supplyinterruptsti,hwmodsranges#pinctrl-cells#interrupt-cellsinterrupt-controllerpinctrl-single,register-widthpinctrl-single,function-maskpinctrl-namespinctrl-0pinctrl-single,pinsphandlesysconregulator-nameregulator-min-microvoltregulator-max-microvolt#clock-cellsti,bit-shiftdmasdma-namesclock-frequencyti,max-divti,index-starts-at-oneclock-multclock-divti,set-bit-to-disableti,clock-multti,clock-divti,set-rate-parentti,index-power-of-twoti,low-power-stopti,lockti,low-power-bypassti,dividers#dma-cellsdma-channelsdma-requeststi,gpio-always-ongpio-controller#gpio-cellsinterrupts-extendedpagesizebci3v1-supplyio-channelsio-channel-namesti,use-ledsti,pullupsusb1v5-supplyusb1v8-supplyusb3v1-supplyusb_mode#phy-cells#pwm-cellskeypad,num-rowskeypad,num-columnslinux,keymap#io-channel-cells#mbox-cellsti,mbox-num-usersti,mbox-num-fifosti,mbox-txti,mbox-rxti,spi-num-csvcc-supplyspi-max-frequencypendown-gpioti,x-minti,x-maxti,y-minti,y-maxti,x-plate-ohmsti,pressure-maxti,debounce-maxti,debounce-tolti,debounce-repwakeup-sourceti,dual-voltpbias-supplybus-widthvmmc-supplyvqmmc-supplynon-removablecap-power-off-cardref-clock-frequencystatus#iommu-cellsti,#tlb-entriesreg-namesinterrupt-namesti,buffer-size#sound-dai-cellsti,timer-alwonti,timer-dspti,timer-pwmti,timer-secureport1-modeport2-moderemote-wakeup-connectedphysgpmc,num-csgpmc,num-waitpinsnand-bus-widthgpmc,device-widthti,nand-ecc-optgpmc,cs-on-nsgpmc,cs-rd-off-nsgpmc,cs-wr-off-nsgpmc,adv-on-nsgpmc,adv-rd-off-nsgpmc,adv-wr-off-nsgpmc,we-on-nsgpmc,we-off-nsgpmc,oe-on-nsgpmc,oe-off-nsgpmc,page-burst-access-nsgpmc,access-nsgpmc,cycle2cycle-delay-nsgpmc,rd-cycle-nsgpmc,wr-cycle-nsgpmc,wr-access-nsgpmc,wr-data-mux-bus-nslabelbank-widthgpmc,cycle2cycle-samecsengpmc,cycle2cycle-diffcsengpmc,bus-turnaround-nsgpmc,wait-monitoring-nsgpmc,clk-activation-nsvddvario-supplyvdd33a-supplyreg-io-widthsmsc,save-mac-addressmultipointnum-epsram-bitsinterface-typeusb-phyphy-namespowervdda-supplyremote-endpointti,channelsdata-linesti,tranxdone-status-maskti,settling-timeti,clock-cyclesti,abb_infoiommusti,phy-type#thermal-sensor-cellsti,sysc-maskti,sysc-sidlepolling-delay-passivepolling-delaycoefficientsthermal-sensorsgpioslinux,default-triggerstartup-delay-usreset-gpiosti,modelti,mcbspregulator-always-onenable-active-highvin-supplypowerdown-gpios